# Two-Wire Chopper-Stabilized Hall Effect Latch

Package LH, 3-pin Surface Mount





Package UA, 3-pin SIP





#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>CC</sub>          | 28 V          |
|------------------------------------------|---------------|
| Reverse-Supply Voltage, V <sub>RCC</sub> | 18 V          |
| Magnetic Flux Density, B                 | Unlimited     |
| Operating Temperature                    |               |
| Ambient, TA, Range E                     | 40°C to 85°C  |
| Ambient, T <sub>A</sub> , Range L        | 40°C to 150°C |
| Maximum Junction, T <sub>J(max)</sub>    | 165°C         |
| Storage Temperature, T <sub>S</sub>      |               |

The A1242 Hall effect latch is a two-wire latch especially suited for operation over extended temperature ranges, from –40 to +150°C. Superior high-temperature performance is made possible through the Allegro® patented dynamic offset cancellation technique, which reduces the residual offset voltage normally caused by device overmolding, temperature dependencies, and thermal stress.

The current-switching output technique allows for the reduction in cost in the wiring harness because only two connections to the sensor are required. The current-switching output structure also inherently provides more immunity against EMC/ESD transients. These sensors have low magnetic thresholds, thereby enabling more flexibility in the magnetic circuit design.

The Hall effect latch will be in the high output current state in the presence of a magnetic South Pole field of sufficient magnitude and will remain in this state until a sufficient North Pole field is present.

The A1242 includes the following on a single silicon chip: a voltage regulator, Hall-voltage generator, small-signal amplifier, chopper stabilization, Schmitt trigger, and a current source output. Advanced BiCMOS wafer fabrication processing takes advantage of low-voltage requirements, component matching, very low input-offset errors and small component geometries.

Suffix 'L-' devices are rated for operation over a temperature range of -40°C to +150°C; suffix 'E-' devices are rated for operation over a temperature range of -40°C to +85°C. Two A1242 package styles provide magnetically optimized solutions for most applications. Package LH is a SOT23W, a miniature low-profile surface-mount package, while package UA is a three-lead ultra-mini SIP for through-hole mounting. Each package is available lead (Pb) free, with 100% matte tin plated leadframes.

#### **Features and Benefits**

- Chopper stabilization
- Superior temperature stability
- Extremely low switchpoint drift
- Insensitive to physical stress
- Reverse battery protection
- Solid-state reliability
- Small size
- Robust EMC capability
- High ESD ratings (HBM)





# Two-Wire Chopper-Stabilized Hall Effect Latch

## **Product Selection Guide**

| Part Number     | Packaging*                   | Mounting                                         | Low Current, I <sub>CC(L)</sub> (mA) | Ambient, T <sub>A</sub> (°C) | B <sub>RP(MIN)</sub><br>(G) | B <sub>OP(MAX)</sub><br>(G) |
|-----------------|------------------------------|--------------------------------------------------|--------------------------------------|------------------------------|-----------------------------|-----------------------------|
| A1242ELHLT-I1-T | 7 in most 2000 minors/most   | 2 nin COT22W curface mount                       | 5.0 to 6.9                           | -40 to 85                    |                             |                             |
| A1242ELHLT-I2-T | 7-in. reel, 3000 pieces/reel | 3-pin SOT23W surface mount                       | 2.0 to 5.0                           |                              |                             |                             |
| A1242EUA-I1-T   | Dulk 500 picess/bas          | 3-pin SIP through hole 5.0 to 6.9 2.0 to 5.0     | -40 10 03                            |                              |                             |                             |
| A1242EUA-I2-T   | Bulk, 500 pieces/bag         |                                                  | 2.0 to 5.0                           |                              | _80                         | 80                          |
| A1242LLHLT-I1-T | 7-in. reel, 3000 pieces/reel | 3-pin SOT23W surface mount 5.0 to 6.9 2.0 to 5.0 |                                      | -60                          | 80                          |                             |
| A1242LLHLT-I2-T | 7-in. reei, 3000 pieces/reei |                                                  | 2.0 to 5.0                           | -40 to 150                   |                             |                             |
| A1242LUA-I1-T   | Pulk 500 piggg/bag           | 2 min CID through hale                           | 5.0 to 6.9                           |                              |                             |                             |
| A1242LUA-I2-T   | Bulk, 500 pieces/bag         | 3-pin SIP through hole                           | 2.0 to 5.0                           |                              |                             |                             |

<sup>\*</sup>Contact Allegro for additional packing options.

# Functional Block Diagram



#### Terminal List

| Name D | Description                   | Number     |            |  |
|--------|-------------------------------|------------|------------|--|
|        | Description                   | Package LH | Package UA |  |
| VCC    | Connects power supply to chip | 1          | 1          |  |
| GND    | Ground                        | 3          | 2,3        |  |
| NC     | No internal connection        | 2          | _          |  |



# Two-Wire Chopper-Stabilized Hall Effect Latch

| ELECTRICAL CHARACTERISTICS over full operating voltage and temperature ranges, unless otherwise specified |                        |                                                                   |     |                    |            |       |
|-----------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------|-----|--------------------|------------|-------|
| Characteristic                                                                                            | Symbol                 | Test Conditions Min. Typ. <sup>1</sup>                            |     | Max.               | Units      |       |
| Electrical Characteristics                                                                                |                        |                                                                   | •   | •                  |            | •     |
| Supply Voltage <sup>2</sup> <sup>3</sup>                                                                  | V <sub>CC</sub>        | Operating, T <sub>J</sub> < 165°C                                 | 3.5 | _                  | 24         | V     |
|                                                                                                           |                        | -I1, B < B <sub>RP</sub>                                          | 5   | _                  | 6.9        | mA    |
| Supply Current                                                                                            | I <sub>CC(L)</sub>     | -I2, B < B <sub>RP</sub>                                          | 2   | _                  | 5          | mA    |
|                                                                                                           | I <sub>CC(H)</sub>     | -I1 and -I2, B > B <sub>OP</sub>                                  | 12  | _                  | 17         | mA    |
| Output Slew Rate <sup>4</sup>                                                                             | dI/dt                  | $R_S$ = 100 $\Omega$ , $C_S$ = 20 pF, no bypass capacitor         | _   | 36                 | -          | mA/μs |
| Chopping Frequency                                                                                        | f <sub>C</sub>         |                                                                   | -   | 200                | ı          | kHz   |
| Power-On Time                                                                                             | t <sub>PO</sub>        | $V_{CC} > V_{CC(MIN)}$                                            | _   | _                  | 25         | μs    |
| Power-On State <sup>5</sup>                                                                               | POS                    | $t_{PO} < t_{PO(max)}$ , $dV_{CC}/dt > 25 \text{ mV/}\mu\text{s}$ | _   | I <sub>CC(H)</sub> | ı          | _     |
| Supply Zener Clamp Voltage                                                                                | $V_{Z(supply)}$        | I <sub>CC</sub> = 20 mA; T <sub>A</sub> = 25°C                    | 28  | _                  | ı          | V     |
| Supply Zener Current <sup>6</sup>                                                                         | I <sub>Z(supply)</sub> | V <sub>S</sub> = 28 V                                             | _   | _                  | 20         | mA    |
| Reverse Battery Current                                                                                   | I <sub>RCC</sub>       | V <sub>RCC</sub> = -18 V                                          | _   | _                  | 2.5        | mA    |
| Magnetic Characteristics <sup>7</sup>                                                                     |                        |                                                                   |     |                    |            |       |
| Operate Point                                                                                             | B <sub>OP</sub>        | South pole adjacent to branded face of device                     | 5   | 32                 | 80         | G     |
| Release Point                                                                                             | B <sub>RP</sub>        | North pole adjacent to branded face of device                     | -80 | -32                | <b>–</b> 5 | G     |
| Hysteresis                                                                                                | B <sub>HYS</sub>       | B <sub>OP</sub> – B <sub>RP</sub>                                 | 40  | 64                 | 110        | G     |

<sup>1</sup> Typical values are at T<sub>A</sub> = 25°C and V<sub>CC</sub> = 12 V. Performance may vary for individual units, within the specified maximum and minimum

#### **DEVICE QUALIFICATION PROGRAM**

Contact Allegro for information.

EMC (Electromagnetic Compatibility) PERFORMANCE Contact Allegro for information.



<sup>&</sup>lt;sup>2</sup> Maximum voltage must be adjusted for power dissipation and junction temperature; see *Power Derating* section.

 $<sup>^3</sup>$  V<sub>CC</sub> represents the generated voltage between the V<sub>CC</sub> pin and the GND pin.

 $<sup>^4</sup>$  The value of dI is the difference between 90% of  $I_{CC(H)}$  and 10% of  $I_{CC(L)}$ , and the value of dt is time period between those two points. The value of dI/dt depends on the value of the bypass capacitor, if one is used, with greater capacitances resulting in lower rates of change.

 $<sup>^{5}</sup>$  For t >  $t_{PO(max)}$ , and  $B_{RP}$  < B <  $B_{OP}$ , POS is undefined.

<sup>&</sup>lt;sup>6</sup> Maximum current limit is equal to the maximum I<sub>CCL(max)</sub> + 3 mA.

<sup>&</sup>lt;sup>7</sup> Magnetic flux density, B, is indicated as a negative value for north-polarity magnetic fields, and as a positive value for south-polarity magnetic fields. This so-called algebraic convention supports arithmetic comparison of north and south polarity values, where the relative strength of the field is indicated by the absolute value of B, and the sign indicates the polarity of the field (for example, a -100 G field and a 100 G field have equivalent strength, but opposite polarity).

# Two-Wire Chopper-Stabilized Hall Effect Latch

#### THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol         | Test Conditions*                                                                          | Value | Units |
|----------------------------|----------------|-------------------------------------------------------------------------------------------|-------|-------|
| Package Thermal Resistance | $R_{	heta JA}$ | Package LH, minimum-K PCB (single layer, single-sided with copper limited to solder pads) | 228   | °C/W  |
|                            |                | Package LH, low-K PCB (single layer, double-sided with 0.926 in <sup>2</sup> copper area) | 110   | °C/W  |
|                            |                | Package UA, minimum-K PCB (single layer, single-sided with copper limited to solder pads) | 165   | °C/W  |

<sup>\*</sup>Additional information available on the Allegro Web site.

#### **Power Derating Curve**

 $T_{J(max)} = 165^{\circ}C; I_{CC} = I_{CC(max)}$ 25 24 22 21 20 19 18 17 16 15 14 11 10 9 8 7 6  $V_{CC(max)}$ Maximum Allowable V<sub>cc</sub> (V) Low-K PCB, Package LH  $(R_{JA} = 110 \, ^{\circ}C/W)$ Minimum-K PCB, Package UA  $(R_{JA} = 165 \, ^{\circ}C/W)$ Minimum-K PCB, Package LH  $V_{\text{CC(min)}}$  $(R_{JA} = 228 \, ^{\circ}C/W)$ 20 40 100 120 140 160 180 Temperature (°C)

#### **Power Dissipation versus Ambient Temperature**





# Two-Wire Chopper-Stabilized Hall Effect Latch

#### Characteristic Data













# Two-Wire Chopper-Stabilized Hall Effect Latch













## Two-Wire Chopper-Stabilized Hall Effect Latch

## **Functional Description**

#### **OPERATION**

The output, I<sub>CC</sub>, of the A1242 switches to the high current state when a magnetic field perpendicular to the Hall sensor exceeds the operate point threshold, B<sub>OP</sub>. Note that the device latches, that is, a south pole of sufficient strength towards the branded surface of the device switches the device output to  $I_{CC(H)}$ . The device retains its output state if the south pole is removed. When the magnetic field is reduced to below the release point threshold,  $B_{RP}$ , the device output goes to the low current state. The difference between the magnetic operate and release points is called the hysteresis of the device, B<sub>HYS</sub>. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

TYPICAL APPLICATION CIRCUIT

The A1242 should be protected by an external bypass capacitor, C<sub>BYP</sub>, connected between the supply, V<sub>CC</sub>, and the ground, GND, of the device. C<sub>BYP</sub> reduces both external noise and the noise generated by the chopper-stabilization function. As shown in figure 2, a 0.01 µF capacitor is typical.

Installation of C<sub>BYP</sub> must ensure that the traces that connect it to the A1242 pins are no greater than 5 mm in length.

All high-frequency interferences conducted along the supply lines are passed directly to the load through C<sub>BYP</sub>, and it serves only to protect the A1242 internal circuitry. As a result, the load ECU (electronic control unit) must have sufficient protection, other than  $C_{BYP}$ , installed in parallel with the A1242.

A series resistor on the supply side,  $R_S$  (not shown), in combination with C<sub>BYP</sub>, creates a filter for EMI pulses.

When determining the minimum V<sub>CC</sub> requirement of the A1242 device, the voltage drops across R<sub>S</sub> and the ECU sense resistor,  $R_{SENSE}$ , must be taken into consideration. The typical value for  $R_{SENSE}$  is approximately 100  $\Omega$ .

Extensive applications information on magnets and Hall-effect sensors is available in:

- Hall-Effect IC Applications Guide, AN27701,
- Hall-Effect Devices: Gluing, Potting, Encapsulating, Lead Welding and Lead Forming, AN27703.1
- Soldering Methods for Allegro Products SMD and Through-Hole, AN26009

All are provided in Allegro Electronic Data Book, AMS-702 and the Allegro Web site: www.allegromicro.com.



Figure 1. Switching Behavior of the A1242. On the horizontal axis, the *B*+ *direction indicates increasing south polarity magnetic field strength,* and the B- direction indicates decreasing south polarity field strength (including the case of increasing north polarity).



Figure 2. Typical Application Circuit



# Two-Wire Chopper-Stabilized Hall Effect Latch

#### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges.

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulationdemodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field induced signal to recover its original spectrum at baseband, while the dc offset becomes a high-frequency signal. The magnetic sourced signal then can pass through a low-pass filter, while the modulated dc offset is suppressed. This configuration is illustrated in Figure 3.

The chopper stabilization technique uses a 200 kHz high frequency clock. For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency (400 kHz). This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.

The repeatability of magnetic field-induced switching is affected slightly by a chopper technique. However, the Allegro high frequency chopping approach minimizes the affect of jitter and makes it imperceptible in most applications. Applications that are more likely to be sensitive to such degradation are those requiring precise sensing of alternating magnetic fields; for example, speed sensing of ring-magnet targets. For such applications.

Allegro recommends its digital sensor families with lower sensitivity to jitter. For more information on those devices, contact your Allegro sales representative.



Figure 3. Chopper stabilization circuit (dynamic quadrature offset cancellation)



## Two-Wire Chopper-Stabilized Hall Effect Latch

## **Power Derating**

#### **Power Derating**

The device must be operated below the maximum junction temperature of the device, T<sub>J(max)</sub>. Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating T<sub>I</sub>. (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta IA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity. K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case, R<sub>0.1C</sub>, is relatively small component of  $R_{\theta IA}$ . Ambient air temperature, T<sub>A</sub>, and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation, P<sub>D</sub>), can be estimated. The following formulas represent the fundamental relationships used to estimate T<sub>I</sub>, at P<sub>D</sub>.

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta IA} \tag{2}$$

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A = 25^{\circ}C$ ,  $V_{CC} = 12 \text{ V}$ ,  $I_{CC} = 6 \text{ mA}$ , and  $R_{\theta JA} = 165 \text{ °C/W}$ , then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 6 \text{ mA} = 72 \text{ mW}$$

$$\Delta T = P_D \times R_{\theta IA} = 72 \text{ mW} \times 165 \text{ °C/W} = 12 \text{°C}$$

$$T_1 = T_{\Lambda} + \Delta T = 25^{\circ}C + 12^{\circ}C = 37^{\circ}C$$

A worst-case estimate,  $P_{D(max)}$ , represents the maximum allowable power level ( $V_{CC(max)}$ ,  $I_{CC(max)}$ ), without exceeding  $T_{J(max)}$ , at a selected  $R_{\theta JA}$  and  $T_A$ .

Example: Reliability for V<sub>CC</sub> at T<sub>A</sub>=150°C, package LH, using minimum-K PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 228^{\circ}C/W$ ,  $T_{J(max)} = 165^{\circ}C$ ,  $V_{CC(max)} = 24 \text{ V}$ , and  $I_{CC(max)} = 17 \text{ mA}.$ 

Calculate the maximum allowable power level, P<sub>D(max)</sub>. First, invert equation 3:

$$\Delta T_{\text{max}} = T_{\text{J(max)}} - T_{\text{A}} = 165 \,^{\circ}\text{C} - 150 \,^{\circ}\text{C} = 15 \,^{\circ}\text{C}$$

This provides the allowable increase to T<sub>I</sub> resulting from internal power dissipation. Then, invert equation 2:

$$P_{D(max)} = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}C \div 228^{\circ}C/W = 66 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$V_{CC(est)} = P_{D(max)} \div I_{CC(max)} = 66 \text{ mW} \div 17 \text{ mA} = 3.9 \text{ V}$$

The result indicates that, at T<sub>A</sub>, the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC(est)}$ .

Compare  $V_{CC(est)}$  to  $V_{CC(max)}$ . If  $V_{CC(est)} \leq V_{CC(max)}$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  requires enhanced  $R_{\theta JA}. \;\; If \; V_{CC(est)} \! \geq \! V_{CC(max)}, \; then \; operation \; between \; V_{CC(est)} \; and \;$ V<sub>CC(max)</sub> is reliable under these conditions.



# Two-Wire Chopper-Stabilized Hall Effect Latch

# Package LH, 3-Pin (SOT-23W)



# Package UA, 3-Pin





# Two-Wire Chopper-Stabilized Hall Effect Latch

The products described herein are manufactured under one or more of the following U.S. patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copyright © 2005, Allegro MicroSystems, Inc.

